Zero-sequence current suppression control for fault current damper based on model predictive control

Ajay Shetgaonkar*, Marjan Popov, Peter Palensky, Aleksandra Lekić
Delft University of Technology, Faculty of EEMCS, Mekelweg 4, 2628CD, Delft, The Netherlands

A B S T R A C T

In a multi-terminal direct current (MTdc) system based on a modular multilevel converter (MMC), high-speed and large interruption capability direct current circuit breakers (dc CBs) are required for dc fault interruption. However, commercializing these breakers is challenging, especially offshore, due to the large footprint of the surge arrester. Hence, a supplementary control is required to limit the rate of current rise along with the fault current limiter. Furthermore, the operation of the dc CB is not frequent. Thus, it can lead to delays in fault interruption. This study proposes the indirect model predictive control (MPC)-based zero-sequence current control. This control provides dc fault current suppression by continuously controlling the zero-sequence current component using circulating current suppression control (CCSC) and by providing feedback to the outer voltage loop and inner current loop of MMCs. The proposed control is simulated for pole-to-pole and pole-to-ground faults at the critical fault location of an MTdc system. The simulation is performed in Real Time Digital Simulator (RTDS) environment, which shows that the predictive control reduces the rate of rise of the fault current, providing an additional 3 ms after the dc fault occurrence to the dc CB to clear the fault. Besides, the energy absorbed by the dc CB's surge arrester during the pole-to-pole and pole-to-ground fault remains the same with the proposed control.

1. Introduction

High power direct current transmission grid with a meshed modular multilevel (MMC) converter is considered a promising technology for extensive offshore wind power integration in Europe [1]. Europe's expected new wind farm capacity of 116 GW during 2022-2026 [2]. Based on submodules' (SMs) design and configuration, the MMC technology is classified into half-bridge (HB), full-bridge (FB), and Hybrid MMC [3]. However, HB-MMCs are commissioned due to their lower footprint and cost. This comes up with another drawback: the need for direct current (dc) fault interruption capability. Unlike ac systems, dc systems do not have a natural current zero crossing during a fault period; therefore, a direct current circuit breaker (dc CB) is needed. Different dc CBs have been proposed, prototyped, and tested in the last decade for application in the MTdc systems [4–6]. The dc fault interruption in HB-MMC-based MTdc systems has to be ultra-fast (< 3 ms) due to the high rate of rise of the dc current. In practice, to limit the fault current, the Fault Current Limiters, in the form of rectors, are added and used for dc fault detection [7]. However, the high value of the inductance (> 150 mH) impacts the controllability of converters and increases the capital cost of the dc grid [8].

Another method to control the fault current is to regulate the pole-to-pole voltage near the converter, known as a Fault Current Suppression (FCS) method. In [9,10], a combination of hybrid-MMC and droop control is applied, which regulates the arm voltage as a way to decrease the fault current. A similar concept for an HB-MMC is used in [11,12]. Furthermore, the authors also compared different methods of FSC. Similarly, [13] provides a soft current suppression control in the outer voltage loop. In [14], a notch filter is applied to extract the dc component and to regulate the fault current only during the fault occurrence. The suppression methods mentioned earlier imply proportional-integral (PI)-based control action, either in the outer voltage loop or by using a circulating current suppression control (CCSC). In [15], a suppression control was proposed for the FB-MMC MTdc using CSCC and a protection scheme. These controls are based on a mode selection during the fault; thus, the stability of these controls is undetermined [16,17]. The fault interruption creates a temporary instability in the dc grid, propagating into ac systems where renewable energy resources are connected, which are more susceptible to disturbances. Hence, post-fault clearance is crucial. In the existing literature dealing with suppression control, MTdc systems are simplified for the
offshore grid and its control for the offline simulation. Thus, the dynamics of the offshore grid is removed. The existing suppression controls are implemented with PI, which introduces inherent slower performance limitations [18,19]. An optimization-based control like MPC demands high computation time. Thus, in literature, MPC-involved studies use offline simulation as the dependence on time is removed. In practice, the controller’s control action must be in the acceptable time range. Hence, the real-time simulator provides us to investigate the same accept besides other advantages. The Hardware in Loop (HIL) setup indicates the physical connection of FPGA with the RTDS for the type 4 converter model as explained in [18].

In the CCSC, a zero-sequence component of dq-frame current representation can be viewed as one-third of the dc current (i_{dc}). However, in the traditional strategies, this current is either left uncontrolled [20] or employed in energy control [21]. In this paper, we propose a controller for the mentioned zero-sequence current to decrease the fault amplitude and smooth the fault recovery. Furthermore, the model predictive control (MPC) has proven its superiority over conventional PI control in controlling complex non-linear, multiple-input multiple-output (MIMO) systems in different industrial sectors [22].

This paper introduces the indirect MPC-based zero-sequence current control employed for dc fault current suppression. The CCSC provides a reference to the outer voltage control (OVC) and direct voltage control (DVC). The proposed suppression control provides control during a dc fault, which regulates the fault current amplitude by reducing the rate of rise of the fault current. As a result, it provides an extra time margin for fault detection or dc CB breaker operation without affecting the circulating current suppression in the MMC arm. Additionally, better post-fault recovery is achieved. The proposed control can also be added to traditional PI control without creating system instability due to quadratic cost function formulation. Furthermore, the performance of CCSC is tested under different faults in the real-time digital simulator (RTDS) with the detailed equivalent models of the offshore wind farm, HB-MMC, and dc CBs.

In Section 2, the configuration of the MMC and the existing controls are analyzed. The proposed indirect MPC-based method is described in Section 3. The MTdc setup and the simulation results are elaborated in Section 4. Finally, meaningful conclusions are presented in Section 5.

2. MMC model and control

A decade of development in the modelling of MMCs has led to an accurate MMC non-linear model [19]. The dynamics of the MMC can be formulated by using two components, \( E \) and \( \Lambda \), which represent the dc and ac characteristics of the converter, respectively. By applying the Clarke–Park transformation, the \( E \) and \( \Lambda \) ac components are translated into the stationary \( dq \)-frame:

\[
\frac{d\tilde{\sigma}_m}{dt} = \frac{\sigma_{Mdq}}{L_{eq}} - \left(\alpha L_{eq} J_1 + R_{eq} I_2\right) \frac{\tilde{\sigma}_d}{L_{eq}} - \frac{\tilde{\sigma}_q^2}{L_{eq}},
\]

\[
\frac{d\tau_q}{dt} = -\frac{\tau_{Mdq}}{L_{eq}} + \left( R_{arm} I_2 - 2 \alpha L_{arm} J_2 \right) \frac{\tilde{\sigma}_d}{L_{eq}},
\]

\[
\frac{d\tau_d}{dt} = \frac{\tau_{Mdq}}{2 L_{arm}} - \frac{\tau_{eq}}{2 L_{eq}},
\]

where \( L_{eq} = L_1 + L_{arm} \), \( R_{eq} = R_1 + R_{arm} \), \( J_2 = \begin{bmatrix} 0 & 1 \\ -1 & 0 \end{bmatrix} \), \( I_2 = \begin{bmatrix} 1 \\ 0 \end{bmatrix} \), and

\[
\sigma_{Mdq} = \sigma_{Mdq} - \frac{\tau_{Mdq}}{2}, \quad \tau_{Mdq} = \frac{\tau_{eq}}{2}.
\]

The definition of the zero-sequence component current is given with Eq. (1c). Its physical importance is actually its influence on the dc current since \( i_{dc} = 3\tilde{\sigma}_d \).

2.1. MMC control design

In the MTdc, each onshore converter consists of three primary control loops [23], namely, OVC, inner current control (ICC) and CCSC, as shown in Fig. 1. Fig. 2 highlights the PI controls of the onshore and offshore converters. The OVC provides references to the ICC. The setpoints to the OVC are provided by the Dispatch level via TCP/IP communication interface, as it is shown in Fig. 1. The setpoints signals include dc voltage \( V_{dc,ref} \), ac voltage \( V_{ac,ref} \), active \( P_{ac,ref} \) and reactive \( Q_{ac,ref} \) power, and frequency \( f \). The selection of these signals depends upon the control mode (i.e., constant dc voltage, grid forming, active-reactive power control mode). Dispatch controls are typically operated by the system operators. The system operators set the setpoint based on the power ac/dc power flow and day-ahead demand.

The ICC loop generates the modulating voltages \( (v_{Mdq}^d)^T \) based on the feedforward terms \( (v_{Mdq}^d, v_{Mdq}^q) \). The ICC and OVC are only responsible for the fundamental and the odd-harmonic components of the ac grid current. The CCSC controls the dc and even harmonic components of the ac grid current. The presence of the even harmonic results in losses within the converter. Hence, these currents are suppressed by generating modulated voltage \( (v_{Sigma}^d)^T \), and as a result, only the dc component is present.

The offshore converter consists of DVC and CCSC. The DVC is the simplest form of grid-forming control [23]. Like onshore converters, the offshore converter receives setpoint commands from the dispatch control. Generated modulated voltages \( (v_{Mdq}^{abc}) \) are then applied to lower level control (LLC), which comprises \( dq-abc \) transformation and sort and select submodule modulation. Traditionally, these controls are implemented using the PI controller by transforming ac measurements from the abc-frame into the stationary \( dq \)-frame using a phase lock loop (PLL) except grid forming control, which uses an oscillator [20]. The control system of the type-4 wind turbines is the same as reported in [18].

3. MPC-based zero-sequence current control

As the name indicates, the MPC’s prediction and accuracy are purely determined by the system’s behaviour. The \( dq \)-frame mathematical model of the MMC is represented by Eqs. , and is rewritten in a matrix discrete form as:

\[
\begin{bmatrix} \Delta \tilde{x}(k+1) \\ \bar{y}(k+1) \end{bmatrix} = \begin{bmatrix} A_2 & \bar{y}(k) \\ B_2 & \bar{y}(k) \end{bmatrix} \begin{bmatrix} \Delta \tilde{x}(k) \\ \bar{y}(k) \end{bmatrix}
\]

(3a)

\[
\begin{bmatrix} \tilde{x}(k) \\ \bar{y}(k) \end{bmatrix} = \begin{bmatrix} \bar{y}(k) - \bar{F}(T_f) \bar{H}(T_f) \bar{G}(T_f) \bar{F}(T_f) \bar{G}(T_f) \end{bmatrix} \begin{bmatrix} \tilde{x}(k) \\ \bar{y}(k) \end{bmatrix}
\]

(3b)

\[
\begin{bmatrix} \tilde{y}(k) \\ \bar{y}(k) \end{bmatrix} = \begin{bmatrix} 0 & 1 \end{bmatrix} \begin{bmatrix} \tilde{y}(k) \\ \bar{y}(k) \end{bmatrix}
\]

(3c)

where \( \bar{F}(T_f), \bar{H}(T_f) \) and \( \bar{G}(T_f) \) are then applied to discrete time step, \( \bar{H}(T_f) \) is an identity matrix, whereas \( \bar{F}(T_f) = e^{A_2 T_f} \) and \( \bar{G}(T_f) = A^{-1}(e^{A_2 T_f} - I) \). Matrices A and B are defined as

\[
A = \begin{bmatrix} -\frac{R_{arm}}{L_{arm}} & 2\omega & 0 & 0 & 0 \\ \end{bmatrix},
\]

\[
B = \begin{bmatrix} 1 & 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 & 0 \\ \end{bmatrix}
\]

(4a)

with \( T_f \in \mathbb{R} \) as the sampling time, with value \( T_f = 40 \mu s \). Furthermore, the augmented state is defined as \( \tilde{x}(k) = \bar{y}(k) - \bar{y}(k-1) \), where \( \bar{y}(k) \in \mathbb{R} \).
The vector $\hat{z}(k) = [i_d(k), i_q(k), \hat{i}_d(k), \hat{i}_q(k)]^T$ represents state variables, while $\hat{u} = [v_{dc}, v_{dcb}, i_{dc}, i_{dcb}]^T$, $u = [v_{ac}, v_{dcb}, i_{dc}, i_{dcb}]^T$, $\hat{u} \in \mathbb{R}^4$ represents system inputs. Similarly to [18], the future control sequence is represented by the discrete Laguerre network, $\hat{y} \in [-1, 1]^5 \subset \mathbb{R}$, which is determined by solving the optimal control problem, and minimizing the objective (cost) function, subjected to the equality and inequality constraints:

$$
\min \ J = \sum_{k=1}^{N_p} \| \hat{x}_m(k + 1)|k \|_Q + \| \hat{y}\|_R + I_m(e(k)),
$$

subject to $M \hat{y} \leq \hat{b}$,

$$
\hat{x}_m(k + 1)|k = r(k) - y_m(k)|k.
$$

Here, $Q \geq 0$ and $R > 0$ are weighting matrices, and $N_p = 20 \in \mathbb{N}$ is the prediction horizon. For variables $\hat{x}_m(k)$, vector $r(k) \in \mathbb{R}^5$ is a reference signal. The Matrix $M$ and the column vector $\hat{b}$ are related to the constraint information of the rate, and amplitude [18]. In reality, there will be an error due to the modelling or the signal noise. However, these disturbances can be considered in the optimal control problem, which is represented by $e(k)$. With $e(k)$ is denoted the error between the system’s measured signal and the plant’s predicted signal at $k$th instance. $I_m > 0$ is the weight matrix. The reference determination of the differential-current components (denoted as $i_{dcb}$) remains the same as the traditional control hierarchy as explained in Section 2A. The CCSC mainly suppresses additive currents in the traditional control. However, the zero-sequence current component ($i_{dcb}$) reference is left uncontrolled. The previous section explains that the MMC current on dc side can be represented by the zero-sequence current component. In this paper, zero-sequence current reference is calculated by using the active power injected/absorbed in the ac system and the dc voltage as shown in Fig. 3.

To reduce the dc fault current, one of the methods is to reduce the voltage across the dc CB line inductance ($l_{dcb}$). The dc link voltage at the MMC terminals must be reduced to reduce the voltage across the dc CB line inductance. This decrease in the dc link voltage will further
Fig. 3. Block diagram of implemented zero-sequence current control.

This transformer also acts as a scaling transformer. The offshore platform is connected to the wind park by a 66 kV ac cable with a distance of 7 km. The ground for the MTdc is provided at the onshore platform with a resistance value of 0.01 Ω. Type 4 converter model (detailed equivalent model, implemented on FPGA) is used for MMC 1 and MMC 2, whereas MMC 3 is modelled as type 5 (averaged RTDS model) [23]. The setup is comprehensively described in [18].

The onshore zone is connected to the offshore zone by three 2 GW, 525 kV HVdc cables with the ratings given in Fig. 1. Cable 12 has two VSC-assisted resonant current (VARC) dc circuit breakers (CBs) at each cable’s end. This VARC dc CB is scaled to 525 kV with a fault interruption capability of 20 kA [5]. The wind park has nine Type-4 wind turbines, each with a rating of 2 MW at 16 m/s. Since this paper investigates dc-system-level dynamics, the averaged model of a back-to-back converter of a type 4 wind turbine is considered. This back-to-back converter is modelled using Descriptor State-Space (DSS) modelling approach [24]. The grid side converter controls the dc link voltage of the type 4 wind turbine and provides reactive power support at the point of common coupling. In contrast, the machine side converter controls the torque and stator terminal voltage of the PMSM. The wind speed data is updated in real-time through a North Sea sensor using a python script [18].

Table 1 highlights the circuit parameters for the converters given in Fig. 1. The proposed controls are located in both offshore and onshore converters. In the onshore grid-tie converter station, MMC1 controls dc voltage ($V_{dc}$, Q-mode), whilst MMC3 controls active power ($P$, Q-mode). The offshore converter MMC2 is a grid-forming converter ($V_{dc}$, f-mode). The data for the cable are adopted from the ongoing project [25].

In a steady state, MMC2 injects an active power of 2 GW into the dc grid generated by the wind power plant. MMC3 injects an active power of 1 GW into the onshore ac grid. In order to keep the dc-link voltage constant, the remaining power is absorbed by MMC1 and injected into the onshore ac grid. Due to a full selective protection scheme being introduced [5], the internal protection of converters is disabled. The rated fault current interruption capability of the VARC dc CB is set to 20 kA, and the operating time of the dc CB is 5 ms. Furthermore, the dc fault detection is not instantaneous, so a 1 ms delay is introduced. Due to the multi-timestep simulation in the real-time simulator, the interested areas are modelled in small timesteps (2–3 μs) using processors and FPGAs. As a result, accuracy is maintained at an acceptable level. Since we investigate the control action by the proposed controller, this modelling accuracy is sufficient.

4.1. Fault amplitude identification

To identify the current hotspot in the MTdc during the fault, two different types of faults at two different cable locations are simulated.

Fig. 1 shows the simulated three terminals ±525 kV metal return bipolar MTdc system programmed for the real-time simulation in the RSCAD/RTDS. The system is divided into two zones (i.e., onshore and offshore). The onshore system consists of two converters (i.e., MMC1 and MMC3). Each platform is connected to two GW MMC converters. The onshore platforms are connected to a strong grid, with a short circuit ratio of SCR = 44, by two converter transformers with a rating of 400/275 kV, 1250 MVA. Similarly, the offshore platform has two GW MMC converters connected to a wind farm via 275/66 kV, 1250 MVA.

Table 1
Circuit parameter for the simulated system.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rated capacity</td>
<td>2000 MVA</td>
</tr>
<tr>
<td>Control Mode</td>
<td>MMC1</td>
</tr>
<tr>
<td></td>
<td>MMC2</td>
</tr>
<tr>
<td></td>
<td>MMC3</td>
</tr>
<tr>
<td>$V_{dc}$</td>
<td>$Q$</td>
</tr>
<tr>
<td>$V_{dc}$</td>
<td>$P$</td>
</tr>
<tr>
<td>dc link voltage ($V_{dc}$)</td>
<td>± 525 kV</td>
</tr>
<tr>
<td>Number of Submodules per arm ($N_{arm}$)</td>
<td>240</td>
</tr>
<tr>
<td>Arm capacitance ($C_{arm}$)</td>
<td>22 μF</td>
</tr>
<tr>
<td>Arm inductance ($L_{arm}$)</td>
<td>42 mH</td>
</tr>
<tr>
<td>Arm resistance ($R_{arm}$)</td>
<td>0.544 Ω</td>
</tr>
<tr>
<td>Transformer leakage reactance ($\ell$)</td>
<td>0.18 p.u</td>
</tr>
<tr>
<td>ac converter voltage (onshore)</td>
<td>275 kV</td>
</tr>
<tr>
<td>ac system voltage (onshore/offshore)</td>
<td>400 kV/66 kV</td>
</tr>
<tr>
<td>dc CB line inductance ($L_{dl}$)</td>
<td>120 mH</td>
</tr>
<tr>
<td>cable resistance per km ($R_{c,km}$)</td>
<td>9 mΩ</td>
</tr>
<tr>
<td>ac frequency ($f$)</td>
<td>50 Hz</td>
</tr>
</tbody>
</table>
This work selects a positive pole-to-ground (PG) dc fault and a positive pole-to-negative pole (PP) dc fault. These faults are located at the MMC1’s terminal (0%) and near the opposite terminal (100%). The nomenclature; PG = 0 – 12 in Fig. 4 indicates the PG dc fault at the terminal in cable 12. Similarly, PG = 100 – 12 indicates the PG dc fault at the opposite terminal of cable 12. Furthermore, \( I_{\text{ uncomp}} \) indicates the current measured in the cable \( xy \) from \( x \) terminal of the cable.

Fig. 4 indicates the fault current measured at \( t = 6 \) ms without any fault current limiting scenario at different locations during different faults. The analysis shows that, for a given MTdc system at rated power, the PG and the PP fault near the MMC1 create fault currents with amplitudes 41.73 kA and 42.44 kA, respectively. Similarly, the fault near MMC2, on cable 23 produces the second highest fault current. The converters’ pre-fault condition and the operating mode determine the fault current amplitude. Since MMC1 regulates the dc link voltage to a constant value, the fault near this terminal results in a high fault current. Similarly, the fault near MMC2 produces a high fault current due to the ac power infeed. Hence, the subsequent study considers the fault near MMC1 and MMC2 on cable 12.

To understand the impact of the proposed control strategies, the following cases are investigated:

- C1 Traditional PI control without zero-sequence current control.
- C2 MPC control without zero-sequence current control.
- C3 Traditional PI control with zero-sequence current control.
- C4 MPC control with zero-sequence current control.

### 4.2. Dc fault at MMC1’s terminal

In this scenario, the PG and PP faults are applied at the terminal of MMC1. Furthermore, the impact of protection delay (i.e delay in fault detection or dc CB operation) \( t_d \) is investigated for all cases and summarized in Tables 2 and 3. From these tables, it can be seen that the fault is interrupted by the dc CB with both traditional PI controls and MPC for \( t_d = 1 \) ms. Compared to PI control, during PG fault with MPC, the peak fault current in CB1P dc CB and MMC1 is lower by 0.7 kA and 1.26 kA, respectively. These lower values result from the MPC’s fast control action on the state variables of MMC. However, this results in decreasing of dc link voltage at MMC1 \( v_{\text{dc,MMC1}} \) by 16% compared with the rated voltage, which is referred as undershoot in this and subsequent sections. Furthermore, the settling time is increased by 50 ms. However, the fast control action helps the dc CB to absorb less energy. As the \( t_d \) increases, the peak amplitude of the fault current increases, and as a result, dc CB in the PI controlled system fails to interrupt. However, the MPC during the PG fault only adds up a surplus of 0.5 ms delay before the dc CB fails to interrupt the fault. A similar trend is observed with a higher fault current and undershoot in dc link voltage from rated voltage during the PP fault as shown in Table 3.

With the proposed control over \( i_{\text{ uncomp}}^2 \) current, in PI’s and MPC’s CCSC, the sensitivity of the \( t_d \) is minimized to a greater extent. The system can withstand a higher delay, with a lower fault current in the converter and in the dc CB. This results in lower energy absorption in the dc CB’s surge arrester during dc fault. The energy absorbed by the traditional PI-controlled MMC is 30% (PG) and 40% (PP) higher than that of the MPC-controlled MMC with the proposed control over \( i_{\text{ uncomp}}^2 \) current for \( t_d = 3 \) ms during the PG and the PP fault, respectively. Furthermore, the settling time is shortened due to the active power feedback in the proposed control. However, a significant undershoot in \( v_{\text{dc,MMC1}} \) from rated dc link voltage is observed with the proposed control. It is also interesting to observe that the energy absorbed during the PG and PP fault interruption remains the same, indicating reduced stress on the surge arrester during the PP fault. As a result, an increase in \( t_d \) does not influence increase of the absorbed energy drastically.

Fig. 5 highlights the significance of the proposed control compared to the PI and MPC in the time domain for PP fault. During the fault period, the MMC with the proposed control has \( \frac{dv}{dt} \) of \(-114\) kV/ms, while PI and MPC controlled MMC has \( \frac{dv}{dt} \) of \(-40\) kV/ms. The high value of \( \frac{dv}{dt} \) creates a reduction in \( \frac{dv}{dt} \) of fault current as seen in Fig. 5(b). Furthermore, the proposed control prevents a large drop in converters’ energy. Hence, it protects the sub-modules during fast transients. The arm currents of the converters are smaller compared to traditional PI-controlled MMC, as seen in Fig. 5(d).

### 4.3. Dc fault at MMC2’s terminal

In this case, a PG and a PP fault are applied at the MMC2 terminal. The effect of protection delay is investigated for all cases and is summarized in Table 4 and 5, respectively. The dc fault near MMC2 creates a high rate of rise of fault current, which results in current interruption failure. The high value of \( \frac{dv}{dt} \) is caused by the wind park’s power infeed. Hence, MMC2 is very sensitive to the delay of the

---

**Fig. 4.** Fault amplitude in kA at 6 ms for different fault types and locations in MTdc.

**Fig. 5.** Impact of proposed control during PP fault at MMC1 terminal: (a) MMC1’s terminal voltage [kV]; (b) Line Current [kA] in CB1P dc CB; (c) Total Energy stored in the MMC1 [MJ]; and (d) Upper arm current of MMC1 [kA].
Table 3

Table of performance of different cases under the pole-to-ground failure at the MMC1 terminal.

<table>
<thead>
<tr>
<th>Pole-to-ground fault</th>
<th>Peak in (i_{dc, CB} )</th>
<th>Peak in (i_{dc, MMC} )</th>
<th>Undershoot in (V_{dc, MMC} )</th>
<th>Settling time of (V_{dc, MMC} )</th>
<th>Energy</th>
<th>Status</th>
</tr>
</thead>
<tbody>
<tr>
<td>PI (\alpha) (\beta)</td>
<td>(i_p = 1 \text{ ms})</td>
<td>(17.70 \text{ kA})</td>
<td>(15.30 \text{ kA})</td>
<td>(916.31 \text{ kV (-12.73%)})</td>
<td>(0.13 \text{ s})</td>
<td>(69.25 \text{ MJ})</td>
</tr>
<tr>
<td>(i_p = 1.5 \text{ ms})</td>
<td>(37.01 \text{ kA})</td>
<td>(24.36 \text{ kA})</td>
<td>(533.87 \text{ kV (-49.15%)})</td>
<td>Inf</td>
<td>0.00 MJ</td>
<td>Fails</td>
</tr>
<tr>
<td>(i_p = 2 \text{ ms})</td>
<td>(36.93 \text{ kA})</td>
<td>(24.46 \text{ kA})</td>
<td>(534.68 \text{ kV (-49.07%)})</td>
<td>Inf</td>
<td>0.00 MJ</td>
<td>Fails</td>
</tr>
<tr>
<td>(i_p = 2.5 \text{ ms})</td>
<td>(36.84 \text{ kA})</td>
<td>(24.51 \text{ kA})</td>
<td>(532.94 \text{ kV (-49.24%))</td>
<td>Inf</td>
<td>0.00 MJ</td>
<td>Fails</td>
</tr>
<tr>
<td>(i_p = 3 \text{ ms})</td>
<td>(36.78 \text{ kA})</td>
<td>(24.57 \text{ kA})</td>
<td>(533.79 \text{ kV (-49.16%))</td>
<td>Inf</td>
<td>0.00 MJ</td>
<td>Fails</td>
</tr>
<tr>
<td>MPC (\alpha) (\beta)</td>
<td>(i_p = 1 \text{ ms})</td>
<td>(17.00 \text{ kA})</td>
<td>(14.04 \text{ kA})</td>
<td>(881.92 \text{ kV (-16.00%))</td>
<td>(0.18 \text{ s})</td>
<td>(55.38 \text{ MJ})</td>
</tr>
<tr>
<td>(i_p = 1.5 \text{ ms})</td>
<td>(18.77 \text{ kA})</td>
<td>(15.18 \text{ kA})</td>
<td>(867.75 \text{ kV (-17.35%))</td>
<td>(0.19 \text{ s})</td>
<td>62.27 MJ</td>
<td>Interrupts</td>
</tr>
<tr>
<td>(i_p = 2 \text{ ms})</td>
<td>(32.63 \text{ kA})</td>
<td>(22.14 \text{ kA})</td>
<td>(538.90 \text{ kV (-48.67%))</td>
<td>Inf</td>
<td>0.00 MJ</td>
<td>Fails</td>
</tr>
<tr>
<td>(i_p = 2.5 \text{ ms})</td>
<td>(32.55 \text{ kA})</td>
<td>(22.18 \text{ kA})</td>
<td>(539.94 \text{ kV (-48.57%))</td>
<td>Inf</td>
<td>0.00 MJ</td>
<td>Fails</td>
</tr>
<tr>
<td>(i_p = 3 \text{ ms})</td>
<td>(32.47 \text{ kA})</td>
<td>(22.14 \text{ kA})</td>
<td>(540.47 \text{ kV (-48.52%))</td>
<td>Inf</td>
<td>0.00 MJ</td>
<td>Fails</td>
</tr>
</tbody>
</table>

Operation of dc CB, and the dc CB line inductance. However, with the application of the proposed zero-sequence current PI and MPC control, the delay sensitivity is removed for both types of faults as illustrated in Tables 4 and 5 for PP and PG faults. The energy absorption and the peak fault current through CB2P and MMC2 for both controls differ by less than 1%. The constant current source behaviour of the grid-forming converters causes this. Moreover, on average, the settling time is improved by 100 ms in the MPC-controlled system. Furthermore, the undershoot in dc link voltage at MMC2 \(V_{dc, MMC2}\) from rated dc link voltage during the PP fault is higher compared to the undershoot during the PG fault.

5. Conclusion

In this paper, a new MPC zero-sequence current control for the MMC converter is proposed, which influences the dc link voltage control. The proposed control method controls the additive zero-sequence current component, and it can provide an extra window of 3 ms for fault detection or dc CB operation. This control is especially beneficial for a converter that directly influences the dc grid. The proposed control ensures the same energy absorption in the surge arrester during terminal PP and PG faults at the converter, which regulates the dc voltage of MTdc. The proposed controller can also be added to the existing PI-controlled converter. However, the slower nature of the existing PI control strategies cause a larger settling time of the dc link voltage.

There is a trade-off between the dc link voltage and the fault current. Based on the priority, suitable control constraints need to be set up. However, the implementation of this control reduces the time dependence on the protection algorithm, breaker operation, and fault current limiters by increasing the reaction time window. Hence, it provides more time for the proper reaction of the dc CB during the dc
fault. Furthermore, the energy absorption during the fault is reduced. Therefore, the footprint of the dc CB is reduced, and thus, it provides a low-cost solution.

More work will be done in the near future to investigate the sensitivity of this control on the latency, converter parameters, and topology change. Besides, the constraints on the system and fault conditions will be defined by considering the dc CB protection.

### CRediT authorship contribution statement

Ajay Shetgaonkar: Conceptualization, Methodology, Software, Validation, Writing – original draft, Visualization, Formal analysis. Marjan Popov: Writing – review & editing, Supervision, Investigation. Peter Palensky: Supervision, Writing – review & editing, Project administration. Aleksandra Lekić: Resources, Writing – review & editing, Supervision, Funding acquisition, Project administration, Formal analysis.

### Declaration of competing interest

The authors declare that they have no known competing financial interests or personal relationships that could have appeared to influence the work reported in this paper.

### Data availability

No data was used for the research described in the article.

### Acknowledgments

This project has been supported by the Dutch Ministry of Education, Culture and Science (OCW) through the Sector Plan Committee for Science and Technology project granted to the Technical University of Delft.
References